中央研究院 資訊科學研究所

活動訊息

友善列印

列印可使用瀏覽器提供的(Ctrl+P)功能

學術演講

:::

Low Power/Low Voltage Computing

  • 講者Shih-Lien Lu 博士 (Intel)
    邀請人:游本中所長
  • 時間2011-01-27 (Thu.) 14:00 ~ 15:00
  • 地點本所新館101演講廳
摘要

 

 

Power is one of the key factor in computing system design. One 
of the most effective techniques to reduce a processor’s power 
consumption is to reduce supply voltage. However, reducing 
voltage in the context of dynamic and static variations can 
cause circuits to fail. As a result, voltage scaling is limited
 by a minimum voltage below which circuits may not operate 
reliably. In this talk we will discuss opportunities for 
resiliency to improve energy efficiency of computing in scaled 
CMOS technologies. 
BIO

 

 

 


Bio: 
Shih-Lien Lu received his B.S. in EECS from UC Berkeley, and 
M.S. and Ph.D. in CSE from UCLA. He had worked as a design manager 
on the MOSIS project at USC/ISI and served on the faculty at 
Oregon State University’s ECE department. Currently he is a 
Principal Scientist and leads a research group in Intel Labs 
on micro architecture.